## Report

#### Pipelining of FIR Filters

Jay Soni

March 23, 2024

# ${\bf 1} \quad {\bf Implementation \ of \ FIR \ FIlter \ Without \ Pipelining}$



Figure 1: Single stage of FIR Filter



Figure 2: N-stage FIR Filter



Figure 3: Top Level Schema of FIR Filter

| Signal                 | Interpretation        |
|------------------------|-----------------------|
| clk                    | Input clock signal    |
| reset                  | Global Reset          |
| $s\_axis\_fir\_tdata$  | Input data            |
| $s\_axis\_fir\_tvalid$ | Valid input data      |
| $s\_axis\_fir\_tready$ | FIR module is ready   |
| $s\_axis\_fir\_tlast$  | Last Input data       |
| $m\_axis\_fir\_tready$ | Downstream channel is |
|                        | ready                 |
| $m\_axis\_fir\_tdata$  | Output data           |
| $m\_axis\_fir\_tvalid$ | Valid output data     |
| $m\_axis\_fir\_tlast$  | Last output data      |

Table 1: Interpreting Signals



Figure 4: Simulation Result

### 2 Single stage Pipelining of the FIR Filter at Pth Stage



Figure 5: Single stage of FIR Filter



Figure 6: N-stage FIR Filter



Figure 7: N-stage FIR Filter Pipelined at Pth stage



Figure 8: Top Level Schema of FIR Filter

| Signal                 | Interpretation        |
|------------------------|-----------------------|
| clk                    | Input clock signal    |
| reset                  | Global Reset          |
| $s\_axis\_fir\_tdata$  | Input data            |
| $s\_axis\_fir\_tvalid$ | Valid input data      |
| $s\_axis\_fir\_tready$ | FIR module is ready   |
| $s\_axis\_fir\_tlast$  | Last Input data       |
| $m\_axis\_fir\_tready$ | Downstream channel is |
|                        | ready                 |
| $m\_axis\_fir\_tdata$  | Output data           |
| $m\_axis\_fir\_tvalid$ | Valid output data     |
| $m\_axis\_fir\_tlast$  | Last output data      |

Table 2: Interpreting Signals



Figure 9: Simulation Result

### 3 N-1 stages Pipelining of the FIR Filter



Figure 10: Single stage of FIR Filter



Figure 11: N-stage FIR Filter



Figure 12: N-stage FIR Filter Pipelined at N-1 stages



Figure 13: Top Level Schema of FIR Filter

| Signal                 | Interpretation        |
|------------------------|-----------------------|
| clk                    | Input clock signal    |
| reset                  | Global Reset          |
| $s\_axis\_fir\_tdata$  | Input data            |
| $s\_axis\_fir\_tvalid$ | Valid input data      |
| $s\_axis\_fir\_tready$ | FIR module is ready   |
| $s\_axis\_fir\_tlast$  | Last Input data       |
| $m\_axis\_fir\_tready$ | Downstream channel is |
|                        | ready                 |
| $m\_axis\_fir\_tdata$  | Output data           |
| $m\_axis\_fir\_tvalid$ | Valid output data     |
| $m\_axis\_fir\_tlast$  | Last output data      |

Table 3: Interpreting Signals



Figure 14: Simulation Result